

# Lab 8 Creating YAPP Interface UVC

Module ID: CX-301

**Design Verification** 

Instructor: Dr. Abid Rafique

Version 1.1

Information contained within this document is for the sole readership of the recipient, without authorization of distribution to individuals and / or corporations without prior notification and approval.



CX-301: Design Verification

## **Document History**

The changes and versions of the document are outlined below:

| Version | State / Changes             | Date      | Author       |
|---------|-----------------------------|-----------|--------------|
| 1.0     | Initial Draft               | Jan, 2024 | Qamar Moavia |
| 1.1     | Modified with new exercises | Feb, 2025 | Qamar Moavia |
|         |                             |           |              |
|         |                             |           |              |



CX-301: Design Verification

## **Table of Contents**

| Document History              | 2  |
|-------------------------------|----|
| Table of Contents             | 3  |
| Objectives                    | 4  |
| Instructions for Lab Tasks    | 4  |
| Task 1: Creating a Simple UVC | 5  |
| Creating the UVC              | 5  |
| Instantiate the YAPP UVC      | 8  |
| Checking the UVC Hierarchy    | 8  |
| Running a Simple Sequence     | 9  |
| Task 2: Using Factories       | 11 |
| Using the Factory             | 11 |



## **Objectives**

By the end of this lab, students will be able:

- To the front end of a UVM Verification Component (UVC) and to explore the built-in phases of uvm\_component.
- To create verification components and data using factory methods, and to implement test classes using configurations.

#### **Tools**

- SystemVerilog
- Synopsys VCS

### **Instructions for Lab Tasks**

The required files for this lab can be found on the

```
shared_folder/CX-301-DesignVerification/Labs/Lab8
```

The submission must follow the hierarchy below, with the folder named and the file names exactly as listed below.

./Lab8/ task1 uvc/ - tb/ file.f top.sv - router tb.sv - router test lib.sv yapp\_pkj.sv yapp packet.sv yapp tx env.sv yapp tx agent.sv - yapp tx driver.sv yapp tx monitor.sv yapp tx sequencer.sv yapp tx seqs.sv task2 factory/ — tb/ · file.f top.sv





Along with that you also need to upload your solution on the github as well, and share the link.

#### Task 1: Creating a Simple UVC

You will be creating the driver, sequencer, monitor, agent and env for the UVC to drive the YAPP input port of the router. You will focus on the transmit (TX) agent for this task.

1. First – copy your files from task2\_test/ into task3\_uvc/, e.g., from the lab7 directory, type:

```
cp -R task2 test/* task3 uvc/
```

Work in the task3\_uvc/sv directory, implementing the UVC components.

#### Creating the UVC

- 2. Create the yapp\_tx\_driver in the file yapp\_tx\_driver.sv.
  - a. Use uvm\_driver as the base class and add a yapp\_packet type parameter.
  - b. Add a component utility macro and a component constructor.
  - c. Add a run\_phase() task. Use a forever loop to get and send packets, using the seq\_item\_port prefix to access the communication methods (get next item(), item done()).



- d. Add a send\_to\_dut() task. For the moment, this task should just print the packet:
  - Add an `uvm info macro with a verbosity of UVM\_LOW.
  - Use the following code in the message portion of the macro (where <arg> is the argument name of the send to dut() task):

```
$sformatf("Packet is \n%s", <arg>.sprint())
```

**Note:** sprint () creates the print string, but does not write it to the output.

- e. Add a #10ns delay in send\_to\_dut(). This will enable easier debugging
- 3. Create the yapp tx sequencer in the file, yapp tx sequencer.sv.
  - a. Use uvm sequencer as the base class and add a type parameter.
  - b. Add a component utility macro and a component constructor
- 4. Create the yapp tx monitor in the file yapp tx monitor.sv:
  - a. Extend from uvm\_monitor. Remember monitors do not have type parameters.
  - b. Add a component utility macro and a component constructor.
  - c. Add a run\_phase() task which displays a uvm\_info message of verbosity UVM\_LOW saying you are in the monitor.
- 5. Create the yapp\_tx\_agent in the file yapp\_tx\_agent.sv.
  - a. Extend from uvm\_agent. Remember agents do not have type parameters.
  - b. Add a component utility macro and a component constructor.
  - c. The agent will contain instances of the yapp\_tx\_monitor,
    yapp\_tx\_driver and yapp\_tx\_sequencer components. Declare
    handles for these and name them monitor, driver, and sequencer,
    respectively.



d. The agent contains a built-in is\_active flag (inherited from uvm\_agent) to control whether the agent is active or passive. It is initialized to UVM\_ACTIVE:

```
// uvm_active_passive_enum is_active = UVM_ACTIVE;
Add a field macro for is_active within the component utilities
block and set flag to UVM ALL ON.
```

- e. Add a build phase() method calling super.build phase(phase),
- f. In the build phase method, construct the driver, sequencer and monitor instances. Remember the monitor is always constructed, but the driver and sequencer are only constructed if the is active flag is set to UVM ACTIVE.
- g. Add a connect\_phase() method. Conditionally connect the seq\_item\_export of the sequencer and the seq\_item\_port of the driver, based on the is active flag.
- 6. Create and implement the UVC top level (yapp\_env) in the file yapp env.sv.
  - a. Extend from uvm\_env. Remember uvm\_env does not have type parameters.
  - b. Add a component utility macro and a component constructor.
  - c. Add a handle for the yapp\_tx\_agent class.
  - d. Construct the agent in a build\_phase() method. Remember to call super.build phase(phase) first.
- 7. Edit the UVC package file, yapp\_pkg.sv in the task1\_uvc directory:
  - a. Add includes for all of the files you created for this lab, together with the supplied file yapp tx seqs.sv, in the correct order as follows:

```
import uvm_pkg::*;
include "uvm_macros.svh"
```



`include "sv/yapp\_packet.sv"

include "sv/yapp\_tx\_monitor.sv"

include "sv/yapp\_tx\_sequencer.sv"

include "sv/yapp\_tx\_seqs.sv"

include "sv/yapp\_tx\_driver.sv"

include "sv/yapp\_tx\_agent.sv"

include "sv/yapp\_env.sv"

Instantiate the YAPP UVC

- 8. Modify the testbench (router\_tb.sv) to declare a handle for the YAPP UVC class
- 9. Create an instance of the handle in <code>build\_phase()</code>.

#### **Checking the UVC Hierarchy**

| 10. In | the task1_uvc/tb directory, run a simulation using the base_test                         |
|--------|------------------------------------------------------------------------------------------|
| te     | est class:                                                                               |
| a.     | Find the topology print.                                                                 |
| D      | oes the hierarchy match your expectations?                                               |
| A      | nswer:                                                                                   |
| b.     | Use the topology print to find the full hierarchical pathname from                       |
|        | your test class to your UVC sequencer (e.g.,                                             |
|        | tb.yapp.agent.sequencer) and write it below.                                             |
| S      | equencer pathname:                                                                       |
| c.     | Use your topology to find the value of the is_active property of the                     |
|        | YAPP agent.                                                                              |
| И      | /hat is the value of the <code>is_active</code> variable when you printed the hierarchy? |

#### Running a Simple Sequence

Answer: \_\_\_\_\_



11. Open the file sv/yapp\_tx\_seqs.sv and find the sequence yapp\_5\_packets, which generates five randomized YAPP packets. In the comment block of this sequence is a test class configuration template to set a UVC sequencer to execute this sequence.

- a. Copy this code and paste it into the build phase method of the base\_test class in tb/router\_test\_lib.sv, before the construction of the testbench handle.
- b. Edit the configuration code to replace <path> with the hierarchical pathname to your sequencer from the test class as recorded above.

**Note**: We will work on sequences and configurations in later labs in detail.

- 12. Run a simulation using the base\_test test class:

  Your UVC should now generate and print YAPP packets. Check the correct number of packets are printed and every packet field is printed.
- 13. Add the following compilation option to the end of your command line: +SVSEED=random

This sets a random value for the initial randomization seed of the simulation. Re-run the Simulation(do not recompile) and you should see different packet data. The simulator reports the actual seed used for each simulation in the simulation log file.

14. Add a start\_of\_simulation\_phase() method to your sequencer,
 driver, monitor, agent, environment and testbench
 components.

The method should simply report a message indicating in the component from which the method is called (use `uvm\_info with a verbosity of UVM HIGH).



CX-301: Design Verification

**Hint:** You can write a generic method which uses <code>get\_type\_name()</code> to print the

component name, add string "Running Simulation ..." etc, then copy this generic method into every component.

15. Run a simulation with base\_test and check which
 start\_of\_simulation\_phase() method was called first. Which is
 called last?

Why? You will need to set the right <code>+UVM\_VERBOSITY</code> option to see the phase method messages.



#### **Task 2: Using Factories**

For this lab, you will modify our existing files to use factory methods, and explore the benefits of configurations.

#### **Using the Factory**

The first step is to use the factory methods to allow configuration and test control from above without changing the sub-components.

 First - copy your YAPP files from task1\_uvc/ into task2\_factory/, e.g., from the lab8 directory, type:

```
cp -R task1_uvc/* task2_factory/
Work in the task2 factory directory.
```

Make sure you are using factory method <code>create()</code> and not the <code>new()</code> constructor calls in the <code>build phase()</code>.

- 2. In the router\_test\_lib.sv file, modify base\_test as follows:
  - a. Add a check\_phase() phase method which contains the following call:

```
check config usage();
```

This will help debug configuration errors by reporting any unmatched settings.

b. Add the following line to build\_phase() to enable transaction recording:

```
uvm_config_int::set( this, "*", "recording_detail",
1);
```

- 3. Create a new short packet test as follows:
  - a. Define a new packet type, short\_yapp\_packet, which extends from yapp\_packet. Add this subclass definition to the end of your sv/yapp packet.sv file.
  - b. Add an object constructor and utility macro.



- c. Add a constraint in short\_yapp\_packet to limit packet length to less than 15.
- d. Add a constraint in short\_yapp\_packet to exclude an address value of 2.
- e. Define a new test, short\_packet\_test, in the file router test lib.sv. Extend this from base\_test.
- f. In the build\_phase() method of short\_packet\_test, use a set\_type\_override method to change the packet type to short yapp packet.
- g. Run the simulation using the new test,

  (+UVM\_TESTNAME=short\_packet\_test), and check the correct

  packet type is created.
- 4. Create a new configuration test in the file router test lib.sv.
  - a. Define a new test, set\_config\_test, which extends from base test.
  - b. In the build\_phase() method, use a configuration method to set the is\_active property of the YAPP TX agent to UVM\_PASSIVE.
     Remember to call the configuration method before building the yapp env instance.
  - c. Run a simulation using the set\_config\_test test class (UVM\_TESTNAME=set\_config\_test) and check the topology print to ensure your design is correctly configured.
  - d. You should get a configuration usage report from check\_config\_usage().

| Why do you get this? |  |
|----------------------|--|
| Answer:              |  |

Although the configuration report maybe expected, it is good practice to minimize the number of reports where possible.

Edit your test classes so that no configuration mismatch messages are reported, but all tests still work as required. Check your changes in simulation.





Good Luck 🙂